Ing. Zdenek POHL, Ph.D
Department of Signal Processing, UTIA, CAS
|
|||||||
Current position: | Deputy head of the Department of Signal Processing | ||||||
Research interests: | Informatics and programmable logic; parallel and extremely fast system-identification algorithms; FPGA implementations | ||||||
Current R&D projects: | Listen2Future, StorAIge | ||||||
Past EU R&D projects: | Arrowhead Tools FitOptiVis, WAKeMeUP, Productive4.0, SILENSE, PANACHE, THINGS2DO, ALMARVI, EMC2, SCALOPES, AETHER, RECONF 2, HSLA | ||||||
Past national R&D projects: | ADAS, SURF, RIPAC, VLAM, SESAP, CAK and CAK 2 | ||||||
Qualification: |
|
||||||
Selected publications: |
Pohl Z., Schier J., Licko M., Hermanek A., Tichy M.:
Logarithmic arithmetic for real data types and support for Matlab/Simulink based rapid-FPGA-prototyping. Danek M., Pohl Z., Nasi K., Karoubalis T.:
Figaro - an automatic tool flow for designs with dynamic reconfiguration. Pohl Z., Kadlec J., Sucha P., Hanzalek Z.:
Performance tuning of iterative algorithms in signal processing. |
||||||
Other links: |